# **UEFI Principles and Programming Practice--UEFI System Boot Process**



This article details the boot process of UEFI firmware from the SEC security verification stage to the BDS boot device selection stage, involving key steps such as assembly language, PEI, DXE, BDS, etc. In the code tracing section, special attention is paid to the transition from assembly to C language on the ARM platform, as well as the process of memory initialization, driver execution, and system initialization. The article also proposes the idea of implementing a custom postal code to assist in diag...

The summary is generated in C Know, supported by DeepSeek-R1 full version, go to experience>



Let's look at the picture and briefly talk about it:

# SEC:

Security verification phase, in this phase, Assembly is needed to do some work that C cannot handle, because C language cannot handle special registers of CPU. Let CPU enter Protected Mode (Flat Mode) environment, and use temporary RAM inside CPU, which is actually cache. Assembly is mainly used in this phase, that is to say, establish a compilation environment for C language and hardware communication for the later phase, and finally hand over control to PEI Phase.

## PEI:

Very basic Chipset initialization, Memory Sizing, BIOS Recovery, ACPI S3 Resume, switch Stack to Memory, start Dxelpl. This stage is to start some CPU, motherboard, chip initialization, that is, EFI early initialization, and the memory initialization is in the later stage of this stage. Knowing where the memory is initialized can facilitate debugging. The initialization of the system in the PEI stage is mainly completed by PEIM, and the communication between PEIMs is completed through PPI. The HOB list is required to enter the DXE stage.



HOB: Hand off Block

Some information needs to be passed from PEI Phase to DXE Phase. Each Block has its own GUID & Structure. The Block List of HOB is dynamic and has no order requirement.



## DXE:

Traverse all DXE drivers in the firmware, that is, the driver execution environment. Of course, there is also a DXE dispatcher in the DXE stage, and the communication is through protocol. When all DXE drivers are loaded, the system is initialized, DXE finds BDS through EFI\_BDS\_ARCH\_PROTOCOL and calls the entry function of BDS, thus entering the BDS stage. In essence, BDS is a special application in the DXE stage.

#### BDS:

BDS: Boot Device Selection, starts the necessary drivers and boots the device selection. The BDS policy is configured through the global NVRAM variable, and the boot order (bootorder) is modified by modifying the variable value. This modification of the boot order is often used in factories. Factories are all batch production, so it is necessary to write a tool for the production line TE to batch modify the boot order.

# TSL:

The first stage of the operating system loader execution. In this stage, the OS Loader runs as a UEFI application and system resources are still controlled by the UEFI kernel.

#### RT:

At Run Time, system control is transferred from the UEFI kernel to the OS Loader.

The above was written a long time ago and copied directly. Looking back now, it is actually very general. This time, let's trace the code and see how it runs:

## **Code Tracing**

Since I'm currently using a made in china cpu (ARM), I'll only do some code tracing for this platform.

First, SEC. I won't go into detail about the assembly code here. After SEC is finished, it will enter C. The assembly load is the address of this C entry. After entering the PEI stage, there is a distinction between the early and late stages. Look at the code:

```
1 | VOID
2 | CEntryPoint (
3 | IN UINTN | MpId,
4 | IN EFI_PEI_CORE_ENTRY_POINT | PeiCoreEntryPoint
5 | )
```

```
7 | CHAR8 Char;
8
     // Data Cache enabled on Primary core when MMU is enabled.
9
     //ArmDisableDataCache ();
10
     // Invalidate Data cache
11
     //ArmInvalidateDataCache ();
12
     // Invalidate instruction cache
13
     //ArmInvalidateInstructionCache ();
14
     // Enable Instruction Caches on all cores.
15
     Char = 'A':
     SerialPortWrite ((UINT8 *)&Char, 1);
16
17
     ArmEnableInstructionCache ();
18
     Char = 'B';
    SerialPortWrite ((UINT8 *)&Char, 1);
19
                                                             收起 へ
```

The code is in ArmPlatformPkg/PrePeiCore/PrePeiCore.c. Run and run, and finally run to

登录复制 Al generated projects // Goto primary Main. 2 PrimaryMain (PeiCoreEntryPoint); 登录复制 Al generated projects 1 // Jump to PEI core entry point 2 DEBUG((EFI\_D\_INFO, "%a() Line=%d \n", \_\_FUNCTION\_\_, \_\_LINE\_\_)); 3 (PeiCoreEntryPoint)(&SecCoreData, PpiList);

Isn't this PeiCoreEntryPoint the entry function of PEI image? \_ModuleEntryPoint finally calls the function PeiCore in MdeModulePkg\Core\Pei\PeiMain.c. After entering PeiCore, first set PEI CORE services according to the information passed by SEC

> Al generated projects 登录复制

> > 脊录复制

```
2
    // Initialize PEI Core Services
3
4
    InitializeMemoryServices (&PrivateData, SecCoreData, OldCoreData);
```

Then call PeiDispatcher to execute the PEIM in the system. This process requires the use of the PPI protocol. The process of scheduling the PEIM in the system provides CPU-related functions, such as Cache settings, main frequency settings, memory initialization, IO controller, memory controller, etc. This part is implemented in PlatformPei.efi. By pulling the content in PBF and running MemoryInit.efi after pulling, when the memory is initialized, the system will re-stack and enter PeiCore for the second time. The memory used after re-entering is the memory we are familiar with, and then run CpuPei.efi, and finally prepare the HOB list, use DXE IPL PPI to find the entry function of DXE image, execute the entry function and pass the hob list to DXE, which is mainly run in Dxelpl.efi. After running, it enters DxeCore.efi and finally enters BdsDxe through gBds->Entry (gBds).

The reason why I wrote so much is mainly because I want to make a postcode myself. Writing it here is also a note, especially when the startup interface hangs, I can still find the problem. I think this idea is very good.

Al generated projects 1 UINT32 EFIAPI 2 3 PostCode ( 4 IN UINT32 Value 5 6 7 Value &= 0xFFF: 8 //Get the StatusCode set using GetPhaseStatusCode 9 Value |= GetPhaseStatusCode(); 10 IoWrite32 (0x80, Value); 11 DEBUG ((DEBUG\_INFO, "POSTCODE=<%08x>\n", Value)); 12 13 return Value; 14 收起 へ

Ok, let's stop here for the startup process. . . .

Online 110 Alarm Service China Internet Reporting Center Chrome Store Download Account Management Specifications
Copyright and Disclaimer Copyright Complaints Publication License Business license
©1999-2025 Beijing Innovation Lezhi Network Technology Co., Ltd.